000 01824nam a2200157 4500
005 20251104114729.0
008 251104b |||||||| |||| 00| 0 eng d
100 _aRaj Sambhav
245 _aPerformance Evaluation and Stability Analysis of Gate-All-Around Junctionless Transistor Based 6T SRAM Memory Cell
300 _aPages 384-392
520 _aIn this work, the suitability and linearity of a Gate-All-Around Junctionless Transistor (GAA-JLT) is evaluated for designing of high reliable 6T SRAM memory cell. The analysis is also carried out for designing of GAA-JLT based CMOS inverter which demonstrate the robust noise margins. The noise margin gives insights about the efficacy of GAA-JLT CMOS inverters for digital circuit applications, particularly for memory applications. Static noise margin data for 6T SRAMs based on GAA JLT are included and compared against published work to support the findings. The higher SNM values obtained in the GAA JLT-based SRAM cell indicate enhanced stability during SRAM operations. Additionally, the paper investigates the impact of Word-Line Voltage Modulation and Supply Voltage Modulation on SNM stability. Both the design of the device and circuit implementation have been performed using ATLAS 3-D simulator. Mixed-mode simulation was used for circuit simulation. Overall, this research underscores the promise of GAA-JLT in digital circuits, highlighting its potential to improve stability, particularly in memory contexts.
654 _aStatic random access memory (SRAM)
_aGate-all-around MOSFET
_aJunctionless transistor
_aCMOS inverter
_aReliability
_aStability
_aStatic noise margin
700 _aYogesh Pratap
773 0 _0133185
_9114372
_aPaksham Mahajan
_tDifferential Power Analysis Resistant Secured S-Box Circuit Using CMOS Transmission Gate Logic
942 _cJA
999 _c133186
_d133186